Lattice Semiconductor
Lattice Semiconductor (NASDAQ: LSCC) is the low power programmable leader. We solve customer problems across the network, from the Edge to the Cloud, in the growing communications, computing, industrial, automotive and consumer markets. Our technology, long-standing relationships, and commitment to world-class support lets our customers quickly and easily unleash their innovation to create a smart, secure and connected world.
- (503) 268-8000
- (503) 268-8169
- sales@latticesemi.com
- 5555 NE Moore Ct
Hillsboro, OR 97124
United States of America
-
Product
Low-power, High-performance FPGA
iCE40 LP/HX
-
*Available in three series with LUTs ranging from 384 to 7680: Low power (LP) and high performance (HX)*Integrated hard I2C and SPI cores that enable flexible device configuration through SPI*Match your preferred display to your application processor with interfaces such as RGB, 7:1 LVDS and MIPI DPI/DBI*Multi-source your image sensors by implementing flexible bridges supporting common interfaces such as HiSPi, subLVDS, LVDS and Parallel LVCMOS*Up to 128 kbits sysMEM™ Embedded Block RAM*Industry’s broadest range of 0.35 mm - 0.40 mm pitch BGAs fit in space-constrained applications
-
Product
Get Flexible, Get FlexiFLASH
LatticeXP2
-
*Up to 885 Kbits sysMEM™ embedded block RAM and up to 83 Kbits distributed RAM*sysCLOCK™ PLLs up to four analog PLLs per device that enable clock multiply, divide and phase shifting*Three to eight sysDSP blocks for high performance multiply and accumulate.*Pre-engineered source synchronous IOs for DDR/DDR2 up to 200 MHz and 7:1 LVDS interface support up to 600 Mbps*Available in csBGA, TQFP, PQFP and BGA packaging
-
Product
Build FPGA-based Processor Systems In Minutes
Lattice Propel Design Environment
-
Design Environment for Lattice FPGA-based Processor System Design - Lattice Propel is a complete set of graphical and command-line tools to create, analyze, compile, and debug both the hardware design of an FPGA-based processor system, and the software design for that processor system.
-
Product
Best In Class, Easy To Use Design Software
Lattice Radiant Software
-
Full Featured, Easy to Use Tool Suite - Lattice Radiant software offers all the best in class tools and features to help users develop their FPGA applications efficiently and effectively. Powerful yet intuitive tools provide fast design starts and precise implementation.
-
Product
Embedded Vision And Processing FPGA
CrossLink-NX
-
*Instant-on configuration – IO configures in 3 ms, and device as fast as 8 ms*Two hardened 4-lane MIPI D-PHY transceivers at 10 Gbps per PHY / 2.5 Gbps per lane*Up to 37 programmable source synchronous I/O pairs for camera and display interfacing
-
Product
Bridging And I/O Expansion Versatility. Rapid Hardware Acceleration For Improved Signal Control.
MachXO2
-
*Up to 256 kbits of user Flash memory and up to 240 kbits sysMEM™ embedded block RAM*Up to 334 hot-socketable IOs that avoid excess leakage*Programmable through JTAG, SPI, I2C or Wishbone*TransFR feature allows in-field design update without interrupting equipment operation*Programmable sysIO™ buffer supports LVCMOS, LVTTL, PCI, LVDS, BLVDS, MLVDS, RSDS, LVPECL, SSTL, HSTL and more
-
Product
Break The Rules Of Power, Size And Cost In Your Connectivity And Acceleration Applications
ECP5 / ECP5-5G
-
*Up to 3.2 Gbps SERDES rate with ECP5, and up to 5 Gbps with ECP5-5G*Up to 4 channels per device in dual channel blocks for higher granularity*Enhanced DSP blocks provide 2x resource improvement for symmetrical filters*Single event upset (SEU) mitigation support*Programmable IO support for LVCMOS 33/25/18/15/12, XGMII, LVTTL, LVDS, Bus-LVDS, 7:1 LVDS, LVPECL and MIPI D-PHY input/output interfaces
-
Product
Advanced General Purpose FPGA
CertusPro-NX
-
*Up to 100K logic cells, 7.3 Mb of embedded memory blocks (EBR, LRAM), 156 18 x 18 multipliers, 299 programmable I/O, 8 SERDES supporting up to 10.3 Gbps per lane and supporting popular protocols (10 Gig Ethernet, PCIe Gen 3, DisplayPort, SLVS-EC and CoaXPress).*Packages as small as 9x9 mm, and in ball-pitch options of 0.5, 0.8 and 1.0 mm.*Power modes – User selectable Low Power vs. High Performance modes, enabled by FD-SOI programmable back-bias.*Design security – ECDSA bitstream authentication, coupled with robust AES-256 encryption.*Fast configuration – I/O configures in 4 ms, and full-device in under 30 ms in 100K LC device.
-
Product
Manage Power, Thermal & Control Planes In Real Time
Platform Manager 2 & L-ASC10
-
*Full fault coverage – monitor all rails and temperature nodes*Manage from 10 to 80 supplies using just the required number of L-ASC10 hardware management expanders*Minimize fault propagation by enabling individual hardware management sub-blocks (power, thermal & control path) to respond to faults in other blocks within nano-seconds*Save CPLD I/O pins by eliminating the need to monitor power-good signals of DC-DC converters*Reliable power & thermal fault detection in hardware, as opposed to software routines
-
Product
Enabling Low Power, High Reliability, And High Performance Design
Lattice Nexus Platform
-
The Lattice Nexus FPGA platform combines Lattice’s long-standing low power FPGA expertise with leading 28nm FD-SOI semiconductor manufacturing technology. With this platform, Lattice enables the rapid development of multiple device families that deliver low power, high performance, high reliability and small form factor.
-
Product
PLD For Bridging, Infinitely Reconfigurable I/O Expansion.
MachXO
-
*Up to 27.6 Kbits sysMEM™ embedded block RAM and up to 7.7Kbits distributed RAM*SRAM based logic can be reconfigured in milliseconds using JTAG port*IOs support LVCMOS, LVTTL, PCI, LVDS, Bus-LVDS, LVPECL, RSDS*Up to two analog PLLs per device that enable clock multiplication, division, and phase shifting*Available in TQFP, csBGA, caBGA and ftBGA packages
-
Product
Futureproof Your Control PLD And Bridging Designs
MachXO3
-
*Up to 9400 LUTs with up to 384 I/O pins*Instant-on 1 ms boot-up with background upgrade, Hitless I/O reconfigure and dual-boot error recovery*Available with 3.3/2.5 V core or low power 1.2 V core – including additional options on 9400 LUT devices*MachXO3LF includes programmable Flash and User Flash Memory (UFM)*Available in amazingly small (2.50 x 2.50 mm, 0.4 mm pitch) WLCSP packages and BGA packages with 0.50 mm and 0.80 mm pitch
-
Product
Lattice SensAI Studio
-
Graphical interface based tool to help users built accelerated machine learning applications quickly. Select from a range of models pretrained to cover popular use cases, bring in your own data for additional training, validation the quality of training using TensorBoard, compile for Lattice’s FPGAs*Model Zoo with variety of models based on multiple architecture*Easy to use labeling, training, and compilation GUI*Docker container provided for installation on your own machine or server*Free license
-
Product
Mature & Discontinued Devices
-
The product families on this page have been classified as "Mature". In most cases there is a newer technology product family that will better meet the needs of today's system logic designers. Designers working on new designs are strongly encouraged to evaluate the alternative product families listed in the "Use for New Designs" column. Unless a Mature Family has been formally superseded via our Product Change Notification (PCN) procedure Lattice will continue to support existing business for these Mature products. Certain of the products for which the PCN process has been completed have been transferred, as indicated in the table, to Rochester Electronics or Arrow Electronics. Please contact those companies for availability of the products indicated.
-
Product
ML/AI Low Power FPGA
iCE40 UltraPlus
-
*Flexible logic architecture with 2800 or 5280 4 input LUTs, customizable I/O, up to 80 kbits of embedded dual port memory and 1 Mbit of embedded single port memory*Ultra-low power advanced process with static current as low as 75 uA and 1-10 mA active current for most applications*High performance signal processing using DSP blocks with multiply and accumulate functions*Soft Neural Network IPs and compiler for flexible Machine Learning/AI implementation*FPGA design tools, demos and reference designs to kick start designs















